## **2024 17th IEEE/ACM International Workshop on Network on Chip Architectures** (NoCArc 2024)

Austin, Texas, USA 3 November 2024



**IEEE Catalog Number: CFP2421I-POD ISBN**:

979-8-3315-0643-8

## Copyright © 2024 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved

Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved.

\*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version.

 IEEE Catalog Number:
 CFP2421I-POD

 ISBN (Print-On-Demand):
 979-8-3315-0643-8

 ISBN (Online):
 979-8-3315-0642-1

## **Additional Copies of This Publication Are Available From:**

Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400 Fax: (845) 758-2633

E-mail: curran@proceedings.com Web: www.proceedings.com



## **Table of Contents**

| Abhijit Das <sup>1</sup> , Md Farhadur Reza <sup>2</sup> , José L. Abellán <sup>3</sup> , Alireza Monemi <sup>4</sup> <sup>1</sup> Universitat Politècnica de Catalunya, <sup>2</sup> Eastern Illinois University, <sup>3</sup> University of Murcia, <sup>4</sup> Barcelona Supercomputing Center                                                                                                  | iii |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Organizing Committee                                                                                                                                                                                                                                                                                                                                                                                | v   |
| Technical Program Committee                                                                                                                                                                                                                                                                                                                                                                         | vi  |
| Steering Committee                                                                                                                                                                                                                                                                                                                                                                                  | vii |
| Keynote talk 1: Rethinking Network Fabric Architectures for Distributed AI/ML Platforms Tushar Krishna Georgia Institute of Technology, USA                                                                                                                                                                                                                                                         | 1   |
| Keynote talk 2: Opportunity NoCs: Forging New Paths for NoC John Kim Korea Advanced Institute of Science and Technology, South Korea                                                                                                                                                                                                                                                                | 2   |
| Latest Innovations in Intelligent Network-on-Chip Architectures: A Systematic Review Elena Kakoulli Neapolis University Pafos, Cyprus                                                                                                                                                                                                                                                               | 3   |
| NoCSNet: Network-on-Chip Security Assessment Under Thermal Attacks Using Deep Neural Network Meisam Abdollahi <sup>1</sup> , Mohammad Chegini <sup>1</sup> , Mahdi Hasanzadeh Hesar <sup>2</sup> , Samaneh Javadinia <sup>1</sup> , Ahmad Patooghy <sup>2</sup> , Amirali Baniasadi <sup>1</sup> <sup>1</sup> University of Victoria, Canada, <sup>2</sup> North Carolina A&T State University, USA | 9   |
| <b>Deadlocks in NoC-based Neuromorphic Systems</b> Jan Moritz Joseph <sup>12</sup> , Jorn Noller <sup>2</sup> , Jose Cubero Cascante <sup>2</sup> , Rebecca Pelke <sup>2</sup> <sup>1</sup> Aachen University, Germany, <sup>2</sup> Roofline AI GmbH, Germany                                                                                                                                      | 15  |
| <b>Affine-NoC:</b> Multi-ring NoCs exploiting long physical links Enrique Vallejo <sup>1</sup> , Evangelos Mageiropoulos <sup>2</sup> , Nikolaos Chrysos <sup>2</sup> , Manolis G.H. Katevenis <sup>2</sup> <sup>1</sup> Universidad de Cantabria, Spain, <sup>2</sup> Foundation for Research and Technology, Greece                                                                               | 21  |
| Two-level Verification-Based Defense Mechanism for Flooding Attack on NoC Systems (Invited) Kun-Chih (Jimmy) Chen and Li-Heng (Billy) Kez National Yang Ming Chiao Tung University, Taiwan                                                                                                                                                                                                          | 27  |

| InC2: Design of Interconnection Systems for Composable Chiplet Architectures                                                                                              |    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| (Invited) Srikant Bharadwaj <sup>1</sup> and Tushar Krishna <sup>2</sup> <sup>1</sup> Microsoft Research, Redmond, USA, <sup>2</sup> Georgia Institute of Technology, USA | 32 |
| Author Index                                                                                                                                                              | 38 |