## 2023 IEEE Symposium on High-Performance Interconnects (HOTI 2023)

Virtual Conference 23 – 25 August 2023



IEEE Catalog Number: CFP23HIS-POD ISBN: 979-8-3503-0476-3

## Copyright © 2023 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved

Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved.

\*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version.

 IEEE Catalog Number:
 CFP23HIS-POD

 ISBN (Print-On-Demand):
 979-8-3503-0476-3

 ISBN (Online):
 979-8-3503-0475-6

ISSN: 1550-4794

#### Additional Copies of This Publication Are Available From:

Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA

Phone: (845) 758-0400 Fax: (845) 758-2633

E-mail: curran@proceedings.com Web: www.proceedings.com



# 2023 IEEE Symposium on High-Performance Interconnects (HOTI) HOTI 2023

### **Table of Contents**

| Message from the General Chairs                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------|
| Message from the TPC Chairs viii                                                                                               |
| Organizing Committee ix                                                                                                        |
| Technical Program Committeex                                                                                                   |
| Steering Committeexi                                                                                                           |
| Keynotesxii                                                                                                                    |
| Panelxv                                                                                                                        |
| Tutorialsxvi                                                                                                                   |
| Patronsxxvii                                                                                                                   |
| Sponsors xxviii                                                                                                                |
| Technical Paper Session A: Interconnect Standards                                                                              |
| Pipelined and Partitionable Forward Error Correction and Cyclic Redundancy Check Circuitry Implementation for PCI Express® 6.0 |
| Level 4 Autonomous Driving SoC, leveraging chiplet, advanced package and UCIe                                                  |
| Technical Paper Session B: In-Network Optimizations                                                                            |
| In-Network Compression for Accelerating IoT Analytics at Scale                                                                 |

| Designing In-Network Computing Aware Reduction Collectives in MPI                     |
|---------------------------------------------------------------------------------------|
| Technical Paper Session C: Smart NICs                                                 |
| Characterizing Lossy and Lossless Compression on Emerging BlueField DPU Architectures |
| Battle of the BlueFields: An In-Depth Comparison of the BlueField-2 and BlueField-3   |
| SmartNICs                                                                             |
| Technical Paper Session D: Networks for Large Language Models                         |
| The Case for Domain-Specific Networks                                                 |
| Performance Characterization of Large Language Models on High-Speed Interconnects     |
| Author Index                                                                          |