# **2021 IEEE/ACM International Workshop on Hierarchical Parallelism for Exascale Computing (HiPar 2021)**

St. Louis, Missouri, USA 14 November 2021



IEEE Catalog Number: CFP21Z81-POD **ISBN:** 

978-1-6654-1133-2

## Copyright © 2021 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved

*Copyright and Reprint Permissions*: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved.

#### \*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version.

| CFP21Z81-POD      |
|-------------------|
| 978-1-6654-1133-2 |
| 978-1-6654-1132-5 |
|                   |

#### Additional Copies of This Publication Are Available From:

Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400 Fax: (845) 758-2633 E-mail: curran@proceedings.com Web: www.proceedings.com



### 2021 IEEE/ACM International Workshop on Hierarchical Parallelism for Exascale Computing (HiPar) **HiPar 2021**

### **Table of Contents**

| Message from the Workshop Chairsiv<br>Workshop Organizationv                                                      |
|-------------------------------------------------------------------------------------------------------------------|
| Session 1                                                                                                         |
| Distributing Higher-Dimensional Simulations Across Compute Systems: A Widely Distributed<br>Combination Technique |
| <ul> <li>Benchmarking and Extending SYCL Hierarchical Parallelism</li></ul>                                       |
| Session 2                                                                                                         |
| Did the GPU Obfuscate the Load Imbalance in my MPI Simulation?                                                    |
| PPIR: Parallel Pattern Intermediate Representation                                                                |

| Author Index |  |  |
|--------------|--|--|
|--------------|--|--|