# 2020 33rd Symposium on Integrated Circuits and Systems Design (SBCCI 2020)

Campinas, Brazil 24 – 28 August 2020



IEEE Catalog Number: ISBN: CFP20237-POD 978-1-7281-9626-8

## Copyright © 2020 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved

*Copyright and Reprint Permissions*: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved.

### \*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version.

| IEEE Catalog Number:    | CFP20237-POD      |
|-------------------------|-------------------|
| ISBN (Print-On-Demand): | 978-1-7281-9626-8 |
| ISBN (Online):          | 978-1-7281-9625-1 |

#### Additional Copies of This Publication Are Available From:

Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400 Fax: (845) 758-2633 E-mail: curran@proceedings.com Web: www.proceedings.com



# **Table of Contents**

### **Keynotes**

#### Kenneth K. O

**Opening Terahertz for Everyday Applications** 

The University of Texas at Dallas, Richardson, TX

### Rajiv V. Joshi

### **Predictive Analytics in Machine Learning**

T. J. Watson research center, IBM

#### Mohammad Al Faruque

**Cross-Layer Security of Embedded and Cyber-Physical Systems** University of California Irvine (UCI)

# Session 1- Hardware Accelerators and Reconfigurable Architectures

#### Session Chair: Sergio Bampi, UFRGS

| 1.1 | Unlocking the Full Potential of Heterogeneous Accelerators by Using a Hybrid Multi-Target Binary Translator1<br>Tiago Knorst, Julio Vicenzi, Michael Jordan, Jonathan Homercher de Almeida, Guilherme Korol, Antonio Carlos<br>Schneider Beck, and Mateus Beck Rutzig<br>UFSM, UFRGS |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2 | A Management Technique for Concurrent Access to a Reconfigurable Accelerator7<br>Raul Silva, Guilherme Korol, Michael Jordan, Marcelo Brandalero, Michael Huebner,                                                                                                                   |
|     | Mônica Pereira, Mateus Beck Rutzig, and Antonio Carlos Schneider Beck<br>UFRGS, Brandenburg Technical University Cottbus (Germany), UFRN, UFSM                                                                                                                                       |
| 1.3 | Design Space Exploration of a Reconfigurable Accelerator in a Heterogeneous Multicore13<br>Francisco Carlos Silva Junior, João Pedro dos Santos Patrocínio, Ivan Saraiva Silva, and Ricardo<br>Pezzuol Jacobi UNB, UFPI                                                              |
| 1.4 | Hardware Accelerator for Shapelet Distance Computation in Time-Series Classification19<br>Victor Oliveira Costa, Carlos Gabriel de Araújo Gewehr, Julio Costella Vicenzi, Everton Alceu<br>Carara, and Leonardo Londero de Oliveira<br>UFSM                                          |

### Session 2 - Approximate Computing

#### Session Chair: Mônica Magalhães Pereira, UFRN

CEFETMG, UFMG, UFMS

 2.1 A Fine-grained Methodology for Accuracy-configurable and Energy-efficient Gaussian Filters Design...25 Talita Borges, Leonardo Soares, and Cristina Meinhardt FURG, IFRS, UFSC
2.2 2PSA: An Optimized and Flexible Power-Precision Scalable Adder...31 Roger Porto, Bruno Zatt, Nuno Roma, Luciano Agostini, and Marcelo Porto UFPel, Universidade de Lisboa (Portugal)
2.3 Analysis of single-module and cascade molecular analog circuits for approximate computing based on DNA Strand Displacement...37 Poliana Oliveira, Maria Fonte Boa, Renan Marks, Marcos Guterres, and Omar Vilela Neto 2.4 Energy reduction opportunities in Field-Coupled Nanocomputing Adders...43 João Fiche, Marco Sousa, Jeferson Chaves, Marco Ribeiro, Leandro Silva, Luiz Vieira, and Omar Vilela Neto CEFETMG, UFMG

### Session 3 - Bio-inspired and Biomedical Circuits

### Session Chairt: Cesar Ramos Rodrigues, UFSC

| 3.1 | A CMOS Analog Two-Layer Full Signal Range Cellular Neural Network for Image Filtering49<br>Fabian Souza de Andrade, Ana Isabela Araújo Cunha, Edson Pinto Santana, and Ygor Oliveira da Guarda Souza<br>UFBA                            |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.2 | Event-Based CMOS Image Sensor with Shared DVS Module for Pixel Area Reduction55<br>Tiago Lopes, Victor Oliveira, Fernanda Oliveira, and José Gabriel Gomes<br>UFRJ                                                                      |
| 3.3 | The use of the analog wavelet filter to generate a sinusoidal signal and decompose the TEB signal into its<br>cardiac and respiratory components in implantable cardiac pacemaker systems61<br>Guilherme Leal, and Sandro Haddad<br>UNB |
| 3.4 | A 0.55-V 0.1oC-Accuracy All-CMOS Temperature Sensor for Implanted Devices67<br>Jader A. De Lima<br>UFSC                                                                                                                                 |

### Session 4 - Many-core Systems

### Session Chair: Jarbas Silveira, UFC

| 4.1 | <b>Reducing NoC Energy Consumption Exploring Asynchronous end-to-end GALS Communication73</b><br>Iaçanã Weber, Leonardo Oliveira, Everton Alceu Carara, and Fernando Moraes<br>PUCRS, UFSM                                                                           |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.2 | Multiple-objective Management based on a Distributed SDN Architecture for Many-cores79<br>Marcelo Ruaro, and Fernando Moraes<br>PUCRS                                                                                                                                |
| 4.3 | Mapping and Migration Strategies for Thermal Management in Many-Core Systems85<br>Alzemiro Silva, André Luís del Mestre Martins, and Fernando Moraes<br>PUCRS, IFSUL                                                                                                 |
| 4.4 | Maximizing Throughput-per-Joule of a Hybrid Communication Infrastructure Through a Software-Hardware<br>based DVFS Mechanism91<br>Rafael Follmann Faccenda, Carlos Gabriel de Araújo Gewehr, Antonio Carlos Schneider Beck, and Mateus Beck<br>Rutzig<br>UFSM, UFRGS |

### Session 5 - System-Level Digital Design

#### Session Chair: Ney Laert Vilar Calazans, PUCRS

| 5.1 | A SystemC Profiling Framework to Improve Fixed-point Hardware Utilization97<br>Alisson Carvalho, Rodolfo Azevedo, Henrique Rusa, and Daniel Formiga<br>UNICAMP. Idea!                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.2 | Firefly: An Open-source Rocket-based Intermittent Framework103<br>Hiago Rocha, Guilherme Korol, Michael Jordan, Arthur Krause, Ronaldo Silveira, Caio Vieira, Philippe Navaux,<br>Gabriel Luca Nazar, Luigi Carro, and Antonio Carlos Schneider Beck<br>UFRGS |
| 5.3 | A Machine Learning Approach to Accelerating DSE of Reconfigurable Accelerator Systems109<br>Alba Lopes, and Mônica Pereira<br>IFRN, UFRN                                                                                                                      |
| 5.4 | CLC-A: An Adaptive Implementation of the Column Line Code (CLC) ECC115<br>Felipe Silva, Adahil Muniz, Jarbas Silveira and César Marcon<br>UFC, PUCRS                                                                                                          |

### Session 6 - Optimization and Voltage References

#### Session Chair: Bernardo Leite, UFPR

| 6.1 | Performance Comparison of High-Speed Dual Modulus Prescalers using Metaheuristics Sizing/Optimization121<br>João Navarro, and Maximiliam Luppe<br>USP-SC                                               |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.2 | Modeling and Optimization of a Microprobe Detector for Area and Yield Improvement127<br>Alessandro Girardi, and Helmut Graeb<br>UNIPAMPA, Technical University of Munich                               |
| 6.3 | A 37 nW MOSFET-Only Voltage Reference in 0.13 um CMOS133<br>Vanessa Furtado de Lima, and Hamilton Klimach<br>UFRGS                                                                                     |
| 6.4 | Performance and Variability Trade-offs of CMOS PTAT Generator Topologies for Voltage Reference Applications139<br>Vanessa Furtado de Lima, Rodrigo Ataide, Sergio Bampi, and Hamilton Klimach<br>UFRGS |

### Session 7 - Video Coding

### Session Chair: Nuno Roma, INESC, Portugal

| 7.1 | Evaluation of Cache-Based Memory Hierarchy for HEVC Video Decoding145                                        |
|-----|--------------------------------------------------------------------------------------------------------------|
| /.1 | Garrenlus Souza, Arthur Cerveira, Bruno Zatt, Sergio Bampi, and Felipe Sampaio                               |
|     | UFRGS, UFPel, IFSUL                                                                                          |
| 7.2 | Directional Intra Frame Prediction Architecture with Edge Filter and Upsampling for AV1 Video Coding151      |
| /.2 | Luiz Neto, Marcel Corrêa, Daniel Palomino, Luciano Agostini, and Guilherme Corrêa<br>UFPel                   |
| 7.3 | A Hardware Design for 3D-HEVC Depth Intra Skip with Synthesized View Distortion Change157                    |
| 1.5 | Vinicius Borges, Murilo Perleberg, Vladimir Afonso, Marcelo Schiavon Porto, and Luciano Agostini UFPel, IFSU |
|     | Standalone Rate-Distortion FME Architecture163                                                               |
| 7.4 | Vanio Rodrigues Filho, Marcio Monteiro, Ismael Seidel, Mateus Grellert, and Jose Luis Guntzel                |
| /   | UFSC                                                                                                         |

### Session 8 - Amplifiers and Converters

#### Session Chair: François Rivet, IMS Bordeaux, France

| 8.1 | Low-Voltage Dynamic Comparator with Bulk-Driven Floating Inverter Amplifier169 Bruno<br>Canal, Hamilton Klimach, Sergio Bampi, and Tiago Balen<br>IFRS, UFRGS                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8.2 | A Novel Single Propagation Path Multimode PA175<br>Favero Santos, Bernardo Leite, and André Mariano<br>UFPR                                                                                           |
| 8.3 | <b>Fractional-Order Instrumentation Amplifier Transfer Function for Control Applications181</b><br>Vassilis Alimisis, Georgios Pappas, and Paul Sotiriadis<br>Technical University of Athens (Greece) |
| 8.4 | A Novel Fully Integrated ULV SC DC-DC Converter for Indoor Light Energy Harvesting187<br>Luiz Antônio da Silva Jr., Alessandro Girardi, and Lucas Compassi Severo<br>UNIPAMPA                         |

### Session 9 - Design Automation and Reliability

#### Session Chair: Omar Paranaiba Vilela Neto

| 9.1 | A Straightforward Methodology for QCA Circuits Design193<br>Julio Domingues, Leomar Rosa Jr, and Felipe Marques                                |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
|     | UNIPAMPA, UFPel                                                                                                                                |
| 9.2 | Evidence of a Dynamic Fault Model in the DICE Radiation-hardened Cell199<br>William Souza da Cruz, Jean-Max Dutertre, and Jean-Baptiste Rigaud |

- École des Mines de Saint-Étienne (France)
- 9.3 Characterization of Enclosed Layout Transistors for Analog Applications on a 130nm Technology...205 Gustavo Paz Platcheck, Guilherme Schwanke Cardoso, and Tiago Balen UFRGS, IFSul

9.4 Synthesis and Optimization of Majority Expressions through a Mathematical Model...211 Evandro Ferraz, José Virgílio de Oliveira Júnior, Alexandre C. R. da Silva, and Ian Grout UNESP, University of Limerick (Ireland)

### Industrial Session - Circuits and Systems Design

| 10.1 | A Hardware Accelerator for the Segmentation of Hyperspectral Images217                                                                                                    |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.1 | Arthur Passos, Felipe Viel, and Cesar Zeferino<br>UNIVALI                                                                                                                 |
| 10.2 | Model and simulation of Warpage in packaged IC strips after Mold Array Process222                                                                                         |
|      | Jose Luis Ramirez, Ricardo Yoshioka, Claudemir Coral, Carolina Nunes, and Igor Namba<br>Eldorado Research Institute                                                       |
| 10.3 | All-digital RF pulsed transmitter in FPGA with hardware complexity reduction techniques227                                                                                |
| 1010 | Nágila Menezes, Hugo Hernandez, Dionísio Carvalho, and Wilhelmus Van Noije<br>USP, UFMG                                                                                   |
| 10.4 | Implementation of Asynchronous Pipelines with QDI Template onto FPGAs Using Commercial Tools232<br>Duarte Oliveira. Gabriel Duarte. Nicolly Cardoso. and Gracieth Batista |

#### **Brazilian Universities and Research Centers**

ITA

CEFETMG - Centro Federal de Educação Tecnológica de Minas Gerais Eldorado – Eldorado Research Institute FURG - Universidade Federal do Rio Grande Idea! - Idea! Electronic Systems IFRN - Instituto Federal do Rio Grande do Norte IFRS - Instituto Federal de Tecnologia do Rio Grande do Sul IFSUL - Instituto Federal de Educação, Ciência e Tecnologia do Rio Grande do Sul ITA - Instituto Tecnológico de Aeronáutica PUCRS - Pontifícia Universidade Católica do Rio Grande do Sul UFBA - Universidade Federal da Bahia UFC - Universidade Federal do Ceará UFMG - Universidade Federal de Minas Gerais UFMS - Universidade Federal de Mato Grosso do Sul UFPel - Universidade Federal de Pelotas UFPI – Universidade Federal do Piauí UFPR – Universidade Federal do Paraná UFRGS - Universidade Federal do Rio Grande do Sul UFRJ - Universidade Federal do Rio de Janeiro UFRN - Universidade Federal do Rio Grande do Norte UFSC - Universidade Federal de Santa Catarina UFSM - Universidade Federal de Santa Maria UNB – Universidade de Brasília UNESP - Universidade Estadual Paulista UNICAMP - Universidade Estadual de Campinas UNIPAMPA - Universidade Federal do Pampa UNIVALI - Universidade do Vale do Itajaí USP - Universidade de São Paulo USP-SC - Universidade de São Paulo, Escola de Engenharia de São Carlos