## ESSCIRC 2019 – IEEE 45th European Solid State Circuits Conference (ESSCIRC 2019)

Cracow, Poland 23 – 26 September 2019



**IEEE Catalog Number: ISBN:** 

CFP19542-POD 978-1-7281-1551-1

## Copyright $\odot$ 2019 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved

Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved.

\*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version.

 IEEE Catalog Number:
 CFP19542-POD

 ISBN (Print-On-Demand):
 978-1-7281-1551-1

 ISBN (Online):
 978-1-7281-1550-4

ISSN: 1930-8833

## Additional Copies of This Publication Are Available From:

Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400

Fax: (845) 758-2633

E-mail: curran@proceedings.com Web: www.proceedings.com



## **ESSCIRC 2019 Table of Contents**

| A1L-A Date: Time: Room:          | Joint Plenary 1: Edoardo Charbon, EPFL Tuesday, September 24, 2019 09:00 - 09:40 Main Auditorium A & B               |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                                  | Cryo-CMOS Electronics for Quantum Computing Applications                                                             |
| A2L-A Date: Time: Room:          | Joint Plenary 2: Franck Arnaud, STMicroelectronics Tuesday, September 24, 2019 09:40 - 10:20 Main Auditorium A & B   |
|                                  | 28nm FDSOI Platform with Embedded PCM for IoT, ULP, Digital, Analog, Automotive and Others Applications              |
| B1L-A<br>Date:<br>Time:<br>Room: | Joint Plenary 3: Toshio Yanagida, Osaka University Wednesday, September 25, 2019 09:00 - 09:40 Main Auditorium A & B |
|                                  | Single Molecule Nano-Science: Noise and Function of Life                                                             |
| C1L-A Date: Time: Room:          | Joint Plenary 4: Donhee Ham, Harvard University Thursday, September 26, 2019 09:00 - 09:40 Main Auditorium A & B     |
|                                  | CMOS Interface with Biological Molecules and Cells                                                                   |

| A5L-A Date: Time: Room:          | ESSCIRC Keynote 1: Ram K. Krishnamurthy, Intel Tuesday, September 24, 2019 15:50 - 16:30 Main Auditorium A                |     |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|
|                                  | Machine Learning and Hardware Security Technologies for the IoT Era:  Challenges and Opportunities                        | 1/4 |
| B3L-A<br>Date:<br>Time:<br>Room: | ESSCIRC Keynote 2: Jeff Walling, Tyndall National Institute Wednesday, September 25, 2019 13:30 - 14:10 Main Auditorium A |     |
|                                  | The Switched-Capacitor Power Amplifier: a Key Enabler for Future Communications Systems                                   | 8   |
| C3L-A<br>Date:<br>Time:<br>Room: | ESSCIRC Keynote 3: Pieter Harpe, TU Eindhoven Thursday, September 26, 2019 13:30 - 14:10 Main Auditorium A                |     |
|                                  | Low-Power SAR ADCs: Trends, Examples and Future                                                                           | 5   |

| Date:<br>Time:<br>Room:<br>Chair(s): | Tuesday, September 24, 2019 11:00 - 12:20 Main Auditorium A Jens Anders; University of Stuttgart Piotr Kmon; AGH UST                                                                                                                                                   |    |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                      | A 0.98nW/kHz 33kHz Fully-Integrated Subthreshold-Region Operation RC Oscillator with Forward-Body-Biasing Philex Fan, Anand Savanth, Benoît Labbe, Pranay Prabhat, James Myers Arm Ltd, United Kingdom                                                                 | 29 |
|                                      | A 13.5 Gb/s 5 mV-Sensitivity 26.8 ps-CLK-OUT Delay Triple-Latch Feed-Forward Dynamic Comparator in 28 nm CMOS  Athanasios Ramkaj, Michiel Steyaert, Filip Tavernier  Katholieke Universiteit Leuven, Belgium                                                           | 33 |
|                                      | Voltage References for the Ultra-Wide Temperature Range from 4.2K to 300K in 40-nm CMOS  Job van Staveren, Carmina García Almudever, Giordano Scappucci, Menno Veldhorst, Masoud Babaie, Edoardo Charbon, Fabio Sebastiano Delft University of Technology, Netherlands | 37 |

| A3L-B Date: Time: Room: Chair(s): | High Performance Oscillators Tuesday, September 24, 2019 11:00 - 12:20 Main Auditorium B Kenichi Okada; <i>Tokyo Tech</i> Ping Lu; <i>Silicon Labs</i> |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | A 184.6-dBc/Hz FOM 100-Khz Flicker Phase Noise Corner 30-GHz Rotary Travelling-Wave Oscillator Using Distributed Stubs in 22-nm FD-SOI                 |
|                                   | A 19.5 GHz 28 nm CMOS Class-C VCO with Reduced 1/F Noise Upconversion                                                                                  |
|                                   | A 32 MHz Crystal Oscillator with Fast Start-Up Using Dithered Injection and Negative Resistance Boost                                                  |
|                                   | A 77/79-GHz Frequency Generator in 16-nm CMOS for FMCW Radar Applications Based on a 26-GHz Oscillator with Co-Generated Third Harmonic                |

| A3L-C<br>Date:<br>Time:<br>Room:<br>Chair(s): | Small Aula                                                                                                                                                                                                            |    |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                               | A 20F <sup>2</sup> Area-Efficient Differential NAND-Structured Physically Unclonable Function for Low-Cost IoT Security                                                                                               | 57 |
|                                               | PUF-Based Key Generation with Design Margin Reduction via In-Situ and PVT Sensor Fusion Sachin Taneja, Massimo Alioto National University of Singapore, Singapore                                                     | 61 |
|                                               | An Inherently Secure FPGA Using PUF Hardware-Entanglement and Side-Channel Resistant Logic in 65nm Bulk CMOS  Burak Erbagci, Nail Etkin Can Akkaya, Cagri Erbagci, Ken Mai  Carnegie Mellon University, United States | 65 |
|                                               | Power Analysis Resilient SRAM Design Implemented with a 1% Area Overhead Impedance Randomization Unit for Security Applications                                                                                       | 69 |

| A3L-D Date: Time: Room: Chair(s): |                                                                                                                                         |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
|                                   | A 20 Channel EMG SoC with an Integrated 32b RISC Core for Real-Time Wireless Prosthetic Control                                         |
|                                   | A Bidirectional Brain Computer Interface with 64-Channel Recording, Resonant Stimulation and Artifact Suppression in Standard 65nm CMOS |
|                                   | A 5-Channel Unipolar Fetal-ECG Readout IC for Patch Based Fetal Monitoring                                                              |

| A4L-A Date: Time: Room: Chair(s): | Imaging and Radiation Tuesday, September 24, 2019 14:00 - 15:20 Main Auditorium A Angel Rodriguez-Vazquez; CSIC Antoine Dupret; CEA                                       |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | SPC Pixel IC with 9.4 e- rms Offset Spread, 60 e- rms Enc and 70 kfps Frame Rate                                                                                          |
|                                   | A 16 × 8 Digital-SiPM Array with Distributed Trigger Generator for Low SNR  Particle Tracking                                                                             |
|                                   | A 128 × 128 SPAD Dynamic Vision-Triggered Time of Flight Imager                                                                                                           |
|                                   | A Low-Power VGA Vision Sensor with Event Detection Through Motion Computation Based on Pixel-Wise Double-Threshold Background Subtraction and Local Binary Pattern Coding |

| A4L-B Date: Time: Room: Chair(s): | PLLs Tuesday, September 24, 2019 14:00 - 15:20 Main Auditorium B Martin Flatscher; Infineon Jaehyouk Choi; Ulsan National University of Science and Technology (UNIST) |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | A 78 fs RMS Jitter Injection-Locked Clock Multiplier Using Transformer-Based Ultra-Low-Power VCO                                                                       |
|                                   | A Self-Calibrated Fractional-N PLL for WiFi 6 / 802.11ax in 28nm FDSOI CMOS                                                                                            |
|                                   | A 22.5-27.7GHz Fast-Lock Bang-Bang Digital PLL in 28nm CMOS for Millimeter-Wave Communication with 220fs RMS Jitter                                                    |

| A4L-C<br>Date:<br>Time:<br>Room:<br>Chair(s): | Digital Interface and Compensation Circuits Tuesday, September 24, 2019 14:00 - 15:20 Small Aula Stefan Rusu; TSMC North America Atila Alvandpour; Linkoping University |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | Min-Delay Margin/Error Detection and Correction for Flip-Flops and Pulsed Latches in 10nm CMOS                                                                          |
|                                               | An All-Digital, VMAX-Compliant, and Stable Distributed Charge Injection Scheme for Fast Mitigation of Voltage Droop                                                     |
|                                               | A 10.8pJ/Bit Pulse-Position Inductive Transceiver for Low-Energy Wireless 3D Integration                                                                                |
|                                               | A Mixed-Signal Control Core for a Fully Integrated Semiconductor Quantum Computer System-on-Chip                                                                        |

| A4L-D<br>Date:<br>Time:<br>Room:<br>Chair(s): | Energy Harvesting Tuesday, September 24, 2019 14:00 - 15:20 Conference Room Drago Strle; University of Lubljana Michiel Steyaert; KU Leuven                                                                                                                                         |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | An Energy Harvester Using Image Sensor Pixels with Cold Start and Over 96%  MPPT Efficiency  Nishit Shah², Pedram Lajevardi¹, Ken Wojciechowski¹, Christoph Lang¹, Boris Murmann²  ¹Robert Bosch Research and Technology Center, United States; ²Stanford University, United States |
|                                               | A 95.3% Peak Efficiency 38mV Overshoot and 5mV/A Load Regulation Hysteretic Boost Converter with Anti-Phase Emulate Current Control                                                                                                                                                 |
|                                               | A Dual-Frequency Dual-Input-Dual-Output Interface for Thermoelectric Energy Harvesting and Recycling with 82.9% Efficiency                                                                                                                                                          |
|                                               | Area Constrained Multi-Source Power Management for Thermoelectric Energy Harvesting                                                                                                                                                                                                 |

| A6L-A Date: Time: Room: Chair(s): | Main Auditorium A                                                                                                                                                                                                   |     |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                   | A -81.6dBm Sensitivity Ultrasound Transceiver in 65nm CMOS for Symmetrical Data-Links.  Gönenç Berkol, Peter Baltus, Pieter Harpe, Eugenio Cantatore Eindhoven University of Technology, Netherlands                | 145 |
|                                   | Optical Receiver with Schottky Photodiode and TIA with High Gain Amplifier in 28nm Bulk CMOS  Wouter Diels, Michiel Steyaert, Filip Tavernier  Katholieke Universiteit Leuven, Belgium                              | 149 |
|                                   | A Class-D Amplifier with Digital PWM and Digital Loop-Filter Using a Mixed-Signal Feedback Loop                                                                                                                     | 153 |
|                                   | A 30V 2A Real-Time Programmable Solid-State Circuit Breaker with Improved  Detection-Speed and Enhanced Power-Efficiency  Yong Qu, Wei Shu, Yang Kang, Joseph S. Chang  Nanyang Technological University, Singapore | 157 |

| A6L-B Date: Time: Room: Chair(s): | Temperature Sensors Tuesday, September 24, 2019 16:40 - 18:00 Main Auditorium B Michiel Pertijs; TU Delft Martijn Snoeij; Texas Instruments                                                                                                                                                                                                                                 |     |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                   | A 0.34-571nW All-Dynamic Versatile Sensor Interface for Temperature, Capacitance, and Resistance Sensing Haoming Xin <sup>1</sup> , Martin Andraud <sup>2</sup> , Peter Baltus <sup>1</sup> , Eugenio Cantatore <sup>1</sup> , Pieter Harpe <sup>1</sup> <sup>1</sup> Eindhoven University of Technology, Netherlands; <sup>2</sup> Katholieke Universiteit Leuven, Belgium | 161 |
|                                   | A 5800 μm² Resistor-Based Temperature Sensor with a One-Point Trimmed 3σ Inaccuracy of ±1.1 °C from -50 to 105 °C in 65 nm CMOS                                                                                                                                                                                                                                             | 165 |
|                                   | A No-Trim, Scaling-Friendly Thermal Sensor in 16nm FinFET Using Bulk-Diodes As Sensing Elements  Matthias Eberlein, Harald Pretl  Intel Corporation, Germany; Intel Corporation, Austria                                                                                                                                                                                    | 169 |

| A6L-C Date: Time: Room: Chair(s): | TX Techniques Tuesday, September 24, 2019 16:40 - 18:00 Small Aula Francois Rivet; IMS Bordeaux Lars Sundstrom; Ericsson |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------|
|                                   | 70-90GHz Self-Tuned Polyphase Filter for Wideband I/Q LO Generation in a 55nm BiCMOS Transmitter                         |
|                                   | Broadband Fully Integrated GaN Power Amplifier with Embedded Minimum Inductor Bandpass Filter and AM-PM Compensation     |
|                                   | An 11 GHz–Bandwidth Variable Gain Ka–Band Power Amplifier for 5G Applications                                            |

| B2L-A Date: Time: Room: Chair(s): | High Resolution SAR ADC Wednesday, September 25, 2019 10:20 - 12:00 Main Auditorium A Piero Malcovati; University of Pavia Qiang Li; University of Electronic Science and Technology of China (UESTC) |    |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                   | A Capacitor Dielectric Relaxation Effect Cancellation Circuit in a 12-bit, 1 MSps, 5.0 V SAR ADC on a 28 nm Embedded Flash Memory Microcontroller                                                     | 85 |
|                                   | Machine Learning Based Prior-Knowledge-Free Calibration for Split Pipelined-SAR ADCs with Open-Loop Amplifiers Achieving 93.7-dB SFDR                                                                 | 89 |
|                                   | A 500 MS/s 10-Bit Single-Channel SAR ADC with a Double-Rate Comparator                                                                                                                                | 93 |
|                                   | A 625MS/s, 12-Bit, SAR Assisted Pipeline ADC with Effective Gain Analysis for Inter-Stage Ringamps                                                                                                    | 97 |

| B2L-B Date: Time: Room: Chair(s): | Wireless RX Wednesday, September 25, 2019 10:20 - 12:00 Main Auditorium B Stefan Andersson; Ericsson Dominique Morche; CEA |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                                   | A 260 MHz RF Bandwidth Mixer-First Receiver with 3rd Order Current-Mode Filtering TIA                                      |
|                                   | An 8.5pJ/Bit Ultra-Low Power Wake-Up Receiver Using Schottky Diodes for IoT Applications                                   |
|                                   | A 915 MHz, 499 μW, –99 dBm, and 100 kbps BFSK Direct Conversion Receiver                                                   |
|                                   | A Wideband IF Receiver Module for Flexibly Scalable mmWave Beamforming Combining and Interference Cancellation             |
|                                   | A 19-GHz Pulsed-Coherent ToF Receiver with 40-µm Precision for Laser Ranging  Systems                                      |

| B2L-C<br>Date:<br>Time:<br>Room:<br>Chair(s): | MM-Wave Frequency Multipliers Wednesday, September 25, 2019 10:20 - 12:00 Small Aula Salvatore Levantino; Politecnico di Milano Dietmar Kissinger; Ulm University                                                                                                                                                                                                                                                                                                                  |    |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                               | A 39GHz Frequency Tripler with >40 dBc Harmonic Rejection for 5G  Communication Systems in 28 nm Bulk CMOS  Matteo Bassi <sup>1</sup> , Giovanni Boi <sup>1</sup> , Fabio Padovan <sup>1</sup> , Jonas Fritzin <sup>1</sup> , Stefano Di Martino <sup>1</sup> ,  Daniel Knauder <sup>1</sup> , Andrea Bevilacqua <sup>2</sup> <sup>1</sup> Infineon Technologies AG, Austria; <sup>1</sup> Infineon Technologies AG, Germany; <sup>2</sup> Università degli Studi di Padova, Italy | 21 |
|                                               | A 57-74GHz Tail-Switching Injection-Locked Frequency Tripler in 28nm CMOS                                                                                                                                                                                                                                                                                                                                                                                                          | 25 |
|                                               | 40GHz Frequency Tripler with High Fundamental and Harmonics Rejection in 55nm SiGe-BiCMOS                                                                                                                                                                                                                                                                                                                                                                                          | 29 |

| B2L-D Date: Time: Room: Chair(s): | Machine Learning and Accelerators Wednesday, September 25, 2019 10:20 - 12:00 Conference Room Andreas Burg; EPFL Viktor Owall; Lunds University   |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | A 8.93 TOPS/W LSTM Recurrent Neural Network Accelerator Featuring Hierarchical Coarse-Grain Sparsity with All Parameters Stored on-Chip           |
|                                   | A 213.7-µW Gesture Sensing System-on-Chip with Self-Adaptive Motion Detection and Noise-Tolerant Outermost-Edge-Based Feature Extraction in 65-nm |
|                                   | Physically Tightly Coupled, Logically Loosely Coupled, Near-Memory BNN  Accelerator (PTLL-BNN)                                                    |
|                                   | A 354 Mb/s 0.37mm² 151mW 32-User 256-QAM Near-MAP Soft-Input Soft-Output Massive MU-MIMO Data Detector in 28nm CMOS                               |

| B4L-A Date: Time: Room: Chair(s): | Amplifiers and Filters Wednesday, September 25, 2019 14:20 - 15:40 Main Auditorium A Viola Schaffer; Texas Instruments Bruno Vaz; Xilinx                                                                                            |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | A 0.06-3.4 MHz 92 µW Analog FIR Channel Selection Filter with Very Sharp  Transition Band for IoT Receivers                                                                                                                         |
|                                   | A 28nm Bulk-CMOS 50MHz 18 dBm-IIP3 Active-RC Analog Filter Based on 7 GHz UGB OTA  Federico Fary, Luca Mangiagalli, Elia Arturo Vallicelli, Marcello De Matteis, Andrea Baschirotto Università degli Studi di Milano-Bicocca, Italy |
|                                   | <b>An Auto-Zero Stabilized Voltage Buffer with a Trimmed Input Current of 0.2pA</b>                                                                                                                                                 |
|                                   | A 185 μW -105.1 dB THD 88.6 dB SNDR Negative-R Stabilized Audio Preamplifier                                                                                                                                                        |

| B4L-B Date: Time: Room: Chair(s): | Wireline Wednesday, September 25, 2019 14:20 - 15:40 Main Auditorium B Gerrit den Besten; NXP Declan Carey; Xilinx                                                                                                                                                                                                                                                                                                                |       |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                   | A 112 Gb/s PAM-4 Transmitter with a 2-Tap Fractional-Spaced FFE in 65 nm CMOS                                                                                                                                                                                                                                                                                                                                                     | . 265 |
|                                   | A PAM-8 Wireline Transceiver with Receiver Side PWM (Time-Domain) Feed Forward Equalization Operating from 12-to-39.6Gb/s in 65nm CMOS                                                                                                                                                                                                                                                                                            | . 269 |
|                                   | A 2-Tap Switched Capacitor FFE Transmitter Achieving 1-20 Gb/s at 0.72-0.62 pJ/Bit                                                                                                                                                                                                                                                                                                                                                | . 273 |
|                                   | A 26Gbps 3D-Integrated Silicon Photonic Receiver in BiCMOS-55nm and PIC25G with -15.2Dbm OMA Sensitivity  Farhad Bozorgi <sup>3</sup> , Melchiorre Bruccoleri <sup>2</sup> , Matteo Repossi <sup>2</sup> , Enrico Temporiti <sup>1</sup> , Andrea Mazzanti <sup>3</sup> , Francesco Svelto <sup>3</sup> <sup>1</sup> eSilicon, Italy; <sup>2</sup> STMicroelectronics, Italy; <sup>3</sup> Università degli Studi di Pavia, Italy | . 277 |

| B4L-C<br>Date:<br>Time:<br>Room:<br>Chair(s): |                                                                                                                                |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|                                               | A Temperature Compensated 61W Class-E Soft-Switching GaN-Based Active Diode Rectifier for Wireless Power Transfer Applications |
|                                               | Adaptive Peak Average Current Control LED Driver for Automotive Lighting                                                       |
|                                               | A Single-Controller-Four-Output Analog-Assisted Digital LDO with Adaptive-Time-Multiplexing Control in 65-nm CMOS              |
|                                               | <b>A 130 nm CMOS Dual Input-Polarity DC-DC Converter for Low Power Applications</b>                                            |

| C2L-A Date: Time: Room: Chair(s): | High-Speed ADC Thursday, September 26, 2019 10:20 - 12:00 Main Auditorium A Georges Gielen; KU Leuven Klaas Bult; Analog Design Consult B.V.                                                                                                                                              |     |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                   | A 1 GS/s 8-Bit Two-Step SAR ADC with Fast Noise Reduction and Background Calibration Qingjun Fan, Jinghong Chen University of Houston, United States                                                                                                                                      | 297 |
|                                   | A 2.4 GS/s 10-Bit Time-Interleaved SAR ADC with a Bypass Window and Opportunistic Offset Calibration                                                                                                                                                                                      | 301 |
|                                   | An 8-Bit 2.8 GS/s Flash ADC with Time-Based Offset Calibration and Interpolation in 65 nm CMOS  Xi Yang <sup>1</sup> , Seung-Jun Bae <sup>2</sup> , Hae-Seung Lee <sup>1</sup> <sup>1</sup> Massachusetts Institute of Technology, United States; <sup>2</sup> Samsung Electronics, Korea | 305 |
|                                   | An 8-Bit 10-GHz 21-mW Time-Interleaved SAR ADC with Grouped DAC Capacitors and Dual-Path Bootstrapped Switch                                                                                                                                                                              | 309 |

| C2L-B Date: Time: Room: Chair(s): | Sensor Interfaces Thursday, September 26, 2019 10:20 - 12:00 Main Auditorium B Paul Walsh; Cypress Semi Robert Henderson; University of Edinburgh            |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | An Always-on 0.53-to-13.4 mW Power-Scalable Touchscreen Controller for Ultrathin Touchscreen Displays with Current-Mode Filter and Incremental Hybrid ΔΣ ADC |
|                                   | Young-Ha Hwang, Jonghyun Oh, Jiheon Park, Yoonho Song, Jung-Hun Park, Jun-Eun Park, Deog-Kyoon Jeong Seoul National University, Korea                        |
|                                   | A 64-Channel, 1.1-pA-Accurate On-Chip Potentiostat for Parallel Electrochemical  Monitoring                                                                  |
|                                   | An Integrated Readout for Current Sensing Based on a ΣΔ Modulator with Switched Capacitor Feedback                                                           |
|                                   | An Integrated Programmable High-Voltage Bipolar Pulser with Embedded Transmit/Receive Switch for Miniature Ultrasound Probes                                 |

| C2L-C Date: Time: Room: Chair(s): | Millimeter-wave Power Amplifiers Thursday, September 26, 2019 10:20 - 12:00 Small Aula Domine Leenaerts; NXP Marc Tiebout; Infineon                                                                                                                                                                                                                                            |       |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                   | A 76-81 GHz CMOS PA with 16-dBm PSAT and 30-dB Amplitude Control for MIMO Automotive Radars                                                                                                                                                                                                                                                                                    | . 329 |
|                                   | An 18 dBm 155-180 GHz SiGe Power Amplifier Using a 4-Way T-Junction Combining Network  Maciej Kucharski <sup>1</sup> , Herman Ng <sup>1</sup> , Dietmar Kissinger <sup>2</sup> <sup>1</sup> Leibniz-Institut für innovative Mikroelektronik, Germany; <sup>2</sup> Universität Ulm, Germany                                                                                    | . 333 |
|                                   | A 112-142GHz Power Amplifier with Regenerative Reactive Feedback Achieving 17dBm Peak Psat at 13% PAE  Akshay Visweswaran <sup>1</sup> , Bastien Vignon <sup>1</sup> , Xinyan Tang <sup>1</sup> , Steven Brebels <sup>1</sup> , Bjorn Debaillie <sup>1</sup> , Piet Wambacq <sup>2</sup> <sup>1</sup> imec, Belgium; <sup>2</sup> imec and Vrije Universiteit Brussel, Belgium | . 337 |

C2L-D **Memory-Centric Design** Thursday, September 26, 2019 Date: Time: 10:20 - 12:00 Room: Conference Room Chair(s): Tobias Gemmeke: RWTH Aachen Mark Anders; Intel Corp. C3SRAM: In-Memory Computing SRAM Macro Based on Capacitive-Coupling Computing ....... 341 Zhewei Jiang<sup>2</sup>, Shihui Yin<sup>1</sup>, Jae-Sun Seo<sup>1</sup>, Mingoo Seok<sup>2</sup> <sup>1</sup>Arizona State University, United States; <sup>2</sup>Columbia University, United States A 1-16b Precision Reconfigurable Digital In-Memory Computing Macro Featuring Hyunjoon Kim, Qian Chen, Taegeun Yoo, Tony Tae-Hyoung Kim, Bongjin Kim Nanyang Technological University, Singapore 2 Mb Embedded Phase Change Memory with 16 ns Read Access Time and 5 Mb/s Marcella Carissimi<sup>1</sup>, Riccardo Zurla<sup>2</sup>, Chantal Auricchio<sup>1</sup>, Emanuela Calvetti<sup>1</sup>, Laura Capecchi<sup>1</sup>, Luigi Croce<sup>1</sup>, Stefano Zanchi<sup>1</sup>, Vikas Rana<sup>1</sup>, Preeti Mishra<sup>1</sup>, Ritesh Mukherjee<sup>1</sup>, Vivek Tyagi<sup>1</sup>, Fabio Disegni<sup>1</sup>, Davide Manfrè<sup>1</sup>, Cesare Torti<sup>1</sup>, Daniele Gallinari<sup>1</sup>, Sandro Rossi<sup>1</sup>, Andrea Gambero<sup>1</sup>, Donatella Brambilla<sup>1</sup>, Paola Zuliani<sup>1</sup>, Alessandro Cabrini<sup>2</sup>, Guido Torelli<sup>2</sup>, Marco Pasotti<sup>1</sup> <sup>1</sup>STMicroelectronics, Italy; <sup>1</sup>STMicroelectronics, India; <sup>2</sup>Università degli Studi di Pavia, Italy

| C4L-A Date: Time: Room: Chair(s): | Sigma-Delta and Time-Based ADC Thursday, September 26, 2019 14:20 - 15:40 Main Auditorium A Ana Rusu; KTH Royal Institute of Technology Lucien Breems; NXP                                       |             |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|                                   | A 4GS/s 39.9dB SNDR 11.7mW Hybrid Voltage-Time Two-Step ADC with Feed-Forward Ring Oscillator Based TDCs  Yifan Lyu, Filip Tavernier  Katholieke Universiteit Leuven, Belgium                    | 353         |
|                                   | A Simultaneous Multi-Band Continuous-Time ΔΣ ADC with 90MHz Aggregate Bandwidth in 40nm CMOS  John Bell, Michael Flynn  University of Michigan, United States                                    | 357         |
|                                   | A 94.3 dB SFDR, 91.5 dB DR, 200 kS/s CT Incremental Delta-Sigma Modulator with Differentially Reset FIR Feedback                                                                                 | <b>36</b> 1 |
|                                   | A 2-Channel ADC Using a Delta-Sigma Modulator Without Reset & a Modulated-Sinc-Sum Filter  Ramakrishnan Sivakum Ashwin Kumar, Nagendra Krishnapura  Indian Institute of Technology Madras, India | 365         |

| Date:<br>Time:<br>Room:<br>Chair(s): | Thursday, September 26, 2019 14:20 - 15:40 Main Auditorium B Andrea Mazzanti; University of Pavia Jan Craninckx; IMEC                                                                                                                                                                                                                              |     |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                      | A Cellular Multiband DTC-Based Digital Polar Transmitter with -153 dBc/Hz Noise in 14nm FinFET                                                                                                                                                                                                                                                     | 369 |
|                                      | Yorgos Palaskas, Paolo Madoglio, Joern Angel, Jakob Tomasik, Sven Hampel, Petra Schubert, Peter Preyler, Thomas Mayer, Thomas Bauernfeind, Peter Plechinger, Ashoke Ravi, Ofir Degani, Rotem Banin, Eshel Gordon, Zdravko Boos Intel Corporation, Austria; Intel Corporation, Germany; Intel Corporation, United States; Intel Corporation, Israel |     |
|                                      | Direct-Conversion I-Q Transmitter Front-End for 180 GHz with 80 GHz Bandwidth in 130 nm SiGe  Paul Stärke, Xin Xu, Corrado Carta, Frank Ellinger  Technische Universität Dresden, Germany                                                                                                                                                          | 373 |
|                                      | A Low Power Bluetooth Low-Energy Transmitter with a 10.5nJ Startup-Energy Crystal Oscillator  Omar Abdelatty <sup>1</sup> , Henry Bishop <sup>2</sup> , Yao Shi <sup>1</sup> , Xing Chen <sup>1</sup> , Abdullah Alghaihab <sup>1</sup> , Benton Calhoun <sup>2</sup> , David Wentzloff <sup>1</sup>                                               | 377 |
|                                      | <sup>1</sup> University of Michigan, United States; <sup>2</sup> University of Virginia, United States                                                                                                                                                                                                                                             |     |

C4L-B

Wireless TX

| C4L-C Date: Time: Room: Chair(s): | RX and Imaging Techniques Thursday, September 26, 2019 14:20 - 15:40 Small Aula Patrick Reynaert; KU Leuven Domenico Zito; Aarhus University                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                   | A Hybrid THz Imaging System with 3–3.5 THz 100-Pixel CMOS Imager and THz Quantum Cascade Laser Frequency Comb                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 381 |
|                                   | A 28GHz Sliding-IF Receiver in 22nm FDSOI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 385 |
|                                   | A Delay-Based LO Phase-Shifting Generator for a 2-5GHz Beamsteering Receiver in 28nm CMOS.  Yury Antonov <sup>1</sup> , Mahwish Zahra <sup>1</sup> , Kari Stadius <sup>1</sup> , Zahra Khonsari <sup>2</sup> , Ilia Kempi <sup>1</sup> , Toni Miilunpalo <sup>1</sup> , Juha Inkinen <sup>1</sup> , Vishnu Unnikrishnan <sup>1</sup> , Lauri Anttila <sup>3</sup> , Mikko Valkama <sup>3</sup> , Marko Kosunen <sup>1</sup> , Jussi Ryynänen <sup>1</sup> <sup>1</sup> Aalto University, Finland; <sup>2</sup> GE Healthcare, Finland; <sup>3</sup> Tampere University, Finland | 389 |